DocumentCode :
678775
Title :
Energy-efficient truncated multipliers with scaling
Author :
Abdelghany, Ibrahim ; Saab, Wajeb ; Sakakini, Tarek ; Yassine, Abdul-Amir ; Chehab, Ali ; Kayssi, Ayman ; Elhajj, I.H.
Author_Institution :
Dept. of Electr. & Comput. Eng., American Univ. of Beirut, Beirut, Lebanon
fYear :
2013
fDate :
16-18 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
Approximate computing is an attractive approach to energy saving area as many error-tolerant applications can make use of it for preserving energy on battery-powered mobile devices. This paper explores three designs of truncated 8-bit combinational multipliers that provide an approximate result while reducing energy consumption. Truncation methods are presented and analyzed in terms of energy reduction and error distribution. The three designs offer different balances and tradeoffs between accuracy and energy savings, with one of the designs reaching 86% in energy savings at the expense of reduced yet acceptable image quality in an image processing test. All designs resulted in an acceptable PSNR and an excellent performance when tested with SUSAN applications, while performance varied when tested with JPEG applications.
Keywords :
combinational circuits; image coding; logic design; multiplying circuits; JPEG; SUSAN application; approximate computing; battery-powered mobile devices; energy reduction; error distribution; image processing test; image quality; logic designs; truncated combinational multipliers; word length 8 bit; Energy consumption; Energy efficiency; Equations; Image edge detection; Mathematical model; PSNR; Transform coding; Truncation; approximate computing; design-alternatives; low energy; multiplier; signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Test Symposium (IDT), 2013 8th International
Conference_Location :
Marrakesh
Type :
conf
DOI :
10.1109/IDT.2013.6727101
Filename :
6727101
Link To Document :
بازگشت