• DocumentCode
    679732
  • Title

    A modified CDMA scheme based NOC architecture for complex SOC applications

  • Author

    Vamshi, Talla ; Savithri, T. Satya

  • Author_Institution
    Dept. of ECE, Talla Padmavathi Coll. of Eng., Warangal, India
  • fYear
    2013
  • fDate
    19-21 Dec. 2013
  • Firstpage
    137
  • Lastpage
    142
  • Abstract
    The complexity of System-On-Chip (SOC) design is increasing continuously due to the multidimensional optimization requirements, while integrating complex intellectual property (IP) blocks. The interconnectivity topologies between IPs are playing a vital role in deciding the performance of the SOCs. This paper investigates the existing code division multiple access (CDMA) based network on chip (NOC) architectures. The work presented here explains a variant of CDMA based NOC scheme, which is best suitable at the base band level implementation for dynamic bandwidth management. A six node globally-asynchronous locally-synchronous (GALS) type NOC is realized at RTL level, with two different controller architectures. Both vary in terms of key management and control mechanism. The scheduler-built-in-ring type architecture, with its ease in placement and routing is suitable for complex SOCs. The architectures are implemented in VHDL and verified at simulation level. The Xilinx FPGA synthesis results promise more than 200 MHz clock speeds resulting in 1.6 Gbps data throughput over 32 bit ring bus on Virtex-6 LX series FPGAs.
  • Keywords
    circuit optimisation; code division multiple access; industrial property; integrated circuit design; network-on-chip; GALS; IP; RTL level; VHDL; Xilinx FPGA synthesis; base band level; bit rate 1.6 Gbit/s; code division multiple access; complex SOC design; complex intellectual property blocks; control mechanism; controller architectures; dynamic bandwidth management; interconnectivity topology; key management; modified CDMA scheme based NOC architecture; multidimensional optimization requirements; network on chip architectures; scheduler-built-in-ring type architecture; six node globally-asynchronous locally-synchronous type NOC; system-on-chip design; Bandwidth; IP networks; Multiaccess communication; Real-time systems; Routing; Switching circuits; System-on-chip; CDMA; Crossbar; DSSS; Dynamic bus management; IP interconnection; NoC; SoC; Walsh codes;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
  • Conference_Location
    Visakhapatnam
  • Print_ISBN
    978-1-4799-2750-0
  • Type

    conf

  • DOI
    10.1109/PrimeAsia.2013.6731193
  • Filename
    6731193