• DocumentCode
    679740
  • Title

    A low jitter wide tuning range phase locked loop with low power consumption in 180nm CMOS technology

  • Author

    Aditya, Shivam ; Moorthi, S.

  • Author_Institution
    Dept. of EEE, Nat. Inst. of Technol., Tiruchirappalli, India
  • fYear
    2013
  • fDate
    19-21 Dec. 2013
  • Firstpage
    228
  • Lastpage
    232
  • Abstract
    This paper describes a design of phase locked loop system suitable for clock synchronization and generation. PLLs with high speed, low noise and wide bandwidth with fast acquistion time are preferred. A PFD with low dead zone, charge pump with passive low pass filter and a low noise, wide tuning VCO are integrated in the PLL system. A novel current controlled oscillator(ICO) with wide tuning range of 420MHz to 3.1GHz and low phase noise of -66.83 dBc/Hz @ 1MHz offset is designed. The PFD modeled is a D-latch based digital PFD and conventional charge pump with second order loop filter is used. Integrating this ICO in a PLL system offers low jitter and wide bandwidth. This PLL system is simulated and tested in CADENCE UMC180nm technology. The results prove that the lock-in range of PLL is 500MHz to 1.5GHz with a maximum jitter of 27.1ps, maximum pull-in time is 420ns and the maximum power consumed by this PLL system is 343.7μW at 1.5GHz.
  • Keywords
    CMOS integrated circuits; UHF oscillators; low-power electronics; microwave oscillators; phase detectors; phase locked loops; synchronisation; voltage-controlled oscillators; D-latch based digital PFD; VCO; charge pump; clock synchronization; current controlled oscillator; frequency 420 GHz to 3.1 GHz; low jitter phase locked loop; low noise phase locked loop; low power consumption CMOS technology; passive low pass filter; phase frequency detector; power 343.7 muW; voltage controlled oscillator; wavelength 180 nm; wide bandwidth phase locked loop; wide tuning range phase locked loop; Charge pumps; Jitter; Phase frequency detector; Phase locked loops; Power demand; Tuning; Voltage-controlled oscillators; Charge Pump (CP); Jitter; Lock time; Lock-in range; Loop Filter; Phase Frequency Detector (PFD); Phase Locked Loop (PLL); Voltage Controlled Oscillator (VCO);
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics and Electronics (PrimeAsia), 2013 IEEE Asia Pacific Conference on Postgraduate Research in
  • Conference_Location
    Visakhapatnam
  • Print_ISBN
    978-1-4799-2750-0
  • Type

    conf

  • DOI
    10.1109/PrimeAsia.2013.6731211
  • Filename
    6731211