DocumentCode :
680052
Title :
A restricted dynamically reconfigurable architecture for low power processors
Author :
Hirao, Takami ; Dahoo Kim ; Hida, Itaru ; Asai, Tetsuya ; Motomura, Masato
Author_Institution :
Grad. Sch. of Inf. Sci. & Technol., Hokkaido Univ., Sapporo, Japan
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
7
Abstract :
Reconfigurable processors have widely attracted attention as an approach to realize high-performance and highly energy-efficient processors that map a target program´s hot path to a reconfigurable datapath. In this paper, we propose a Control-Flow Driven Data-Flow Switching (CDDS) variable datapath architecture for embedded applications that demand extremely low power consumption in a wide range of uses. This architecture is characterized by following two features: (1) achieving both flexibility and low energy consumption by limiting the scope of the dynamic reconfiguration, (2) realizing smooth migration from the existing architecture by mapping the existing instruction sequence to the datapath. Preliminary evaluation on small programs have revealed that the CDDS accelerator achieves approximately 3 to 6 times the performance/power improvements, compared to a base processor.
Keywords :
data flow computing; microprocessor chips; reconfigurable architectures; CDDS accelerator; CDDS variable datapath architecture; control flow driven data flow switching; embedded applications; instruction sequence; low power processors; reconfigurable datapath; reconfigurable processors; restricted dynamically reconfigurable architecture; smooth migration; Arrays; Context; Hardware; Program processors; Registers; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732264
Filename :
6732264
Link To Document :
بازگشت