DocumentCode :
680065
Title :
Exploiting architecture description language for diverse IP synthesis in heterogeneous MPSoC
Author :
Rakossy, Zoltan Endre ; Aponte, Axel Acosta ; Chattopadhyay, Abhiroop
Author_Institution :
Inst. for Commun. Technol. & Embedded Syst. (ICE), RWTH Aachen Univ., Aachen, Germany
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
High Level Synthesis (HLS) and design is gaining traction in commercial and academic circles, as an answer to increasing design complexity and short time-to-market. In this paper, we present a short survey on the HLS landscape and propose modeling concepts to extract and exploit the inherent flexibility for a commercially available high-level design tool, to explore ASIC and CGRA besides native ASIP support. Structural descriptions, representation, flexibility and limitations are discussed. Several case studies help highlight the advantages of the proposed methods, providing a solid framework to aid a broader and faster design space exploration.
Keywords :
computer architecture; multiprocessing systems; system-on-chip; HLS; academic circles; diverse IP synthesis; exploiting architecture description language; heterogeneous MPSoC; high level synthesis; high-level design tool; multiprocessor system on chip; Application specific integrated circuits; Computer architecture; Encoding; Pipelines; Program processors; Registers; Syntactics; ADL Modeling; Coarse-Grained Reconfigurable Architecture (CGRA); High-level Modeling; Tunable Flexibility;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732287
Filename :
6732287
Link To Document :
بازگشت