DocumentCode :
680067
Title :
Exploring the problems of placement and mapping in NoC-based reconfizurable systems
Author :
Gomes Filho, J. ; Wang Jiang Chau
Author_Institution :
Dept. of Electron. Syst., Univ. of Sao Paulo, Sao Paulo, Brazil
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
4
Abstract :
In the last years, partial reconfigurable systems (PRSs) have included Networks-on-Chip (NoCs) as their communication structure. The problem of mapping and positioning in NoCs have been extended to PSRs. Mapping of cores in NoCs aims to find the best topological location onto the NoC, such that the metrics of interest can be greatly optimized. The placement problem deals with the allocation of those cores inside the reconfigurable device. Recently, several works have proposed specific and robust NoC architectures for PRSs in which the mapping problem cannot be dissociated from the placement one, but, this problem has not been addressed properly yet. In this paper, the design-time placement and mapping problem for NoCs in reconfigurable architectures is explored and the sensibility of design parameters in respect to the cost function is evaluated.
Keywords :
network-on-chip; reconfigurable architectures; NoC-based reconfigurable systems; PRSs; core allocation; core mapping; cost function; design-time placement; mapping problem; networks-on-chip; partial reconfigurable systems; placement problem; reconfigurable architectures; robust NoC architectures; topological location; Algorithm design and analysis; Bandwidth; Context; Field programmable gate arrays; Heuristic algorithms; Resource management; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732289
Filename :
6732289
Link To Document :
بازگشت