DocumentCode :
680088
Title :
RALP: Reconvergence-aware layer partitioning for 3D FPGAs
Author :
Qingyu Liu ; Yuchun Ma ; Yu Wang ; Luk, Wayne ; Jinian Bian
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2013
fDate :
9-11 Dec. 2013
Firstpage :
1
Lastpage :
6
Abstract :
In 3D FPGA designs, the circuit elements are distributed among multiple layers. Therefore, the partition strategies will influence the optimization of the entire design. Without the layout information, it is quite difficult to evaluate the effect of partitioning before placement. As a prior estimation model, re-convergence has shown its efficiency to estimate wire length before placement in 2D FPGA designs. However, when it comes to 3D FPGA, the traditional method is no longer applicable due to the change of routing architecture. In this paper, we propose a novel prior estimator called 3D-reconvergence to evaluate wire length of the netlists in 3D FPGA designs. A reconvergence-aware layer partition (RALP) algorithm for 3D FPGA design is proposed. Experimental results show that our partitioning approach could lead to better physical layout results. Compared with the traditional min-cut based partitioning approach, the design flow with RALP can obtain better routing results by reducing 7.06% wire length and 4.86% delay for 2-layer designs, 4.71% wire length and 4.73% delay for 3-layer designs.
Keywords :
field programmable gate arrays; logic design; 3D FPGA; 3D-reconvergence; RALP; min-cut based partitioning approach; reconvergence-aware layer partitioning; Delays; Field programmable gate arrays; Layout; Partitioning algorithms; Routing; Three-dimensional displays; Wires; 3D; FPGA; Partition; Reconvergence;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs (ReConFig), 2013 International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4799-2078-5
Type :
conf
DOI :
10.1109/ReConFig.2013.6732327
Filename :
6732327
Link To Document :
بازگشت