DocumentCode :
683515
Title :
A new built in self test pattern generator for low power dissipation and high fault coverage
Author :
Reddy, C. Ravi Shankar ; Sumalatha, V.
Author_Institution :
Electron. & Commun. Eng. Dept., Jawaharlal Nehru Technol. Univ. Anantapur, Anantapur, India
fYear :
2013
fDate :
19-21 Dec. 2013
Firstpage :
19
Lastpage :
25
Abstract :
The Built in Self Test (BIST) scheme proposed here is a combination of two test pattern generators. One is Low Transition Random Test Pattern Generator (LT-RTPG) and the other is Arithmetic based 3-weighted Random Test pattern Generator (A-3WRTPG). The LT-RTPG aims at detection of easy to detect faults which are prone to pseudo random patterns and reduction of power consumption during BIST activity. The LT-RTPG uses Bit-Swapping Linear Feedback Shift Register (BS-LFSR) for generation of pseudo random sequences. The BS-LFSR focuses on reducing the transitions in generated test pattern and there by reduces the power consumption during BIST activity. The A-3WRTPG aims at detection of pattern resistant faults that are left undetected by LT-RTPG and thereby increases the detection of fault probability. The A-3WRTPG uses flip flops and adders for carrying out arithmetic operations and modified form of weighted algorithm to achieve complete fault coverage. The weighted sets computed by A-3WRTPG comprising three weights, namely 0, 1, and 0.5 have been successfully utilized so far for test pattern generation, as a result in both low testing time and low consumed power. The proposed BIST can significantly reduce switching activity during BIST while achieving 100% fault coverage for all ISCAS´89 benchmark circuits.
Keywords :
built-in self test; energy conservation; fault diagnosis; flip-flops; power consumption; random number generation; random sequences; shift registers; A-3WRTPG; BIST scheme; BS-LFSR; LT-RTPG; arithmetic based 3-weighted random test pattern generator; bit-swapping linear feedback shift register; built in self test pattern generator; fault probability detection; flip flops; high fault coverage; low power dissipation; low transition random test pattern generator; pattern resistant faults detection; power consumption reduction; pseudo random patterns; pseudo random sequences generation; switching activity reduction; Adders; Built-in self-test; Circuit faults; Flip-flops; Power demand; Test pattern generators; Vectors; A3-WPG; BIST; BS-LFSR; CUT; LT-RTPG; TGP´s;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Computational Systems (RAICS), 2013 IEEE Recent Advances in
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4799-2177-5
Type :
conf
DOI :
10.1109/RAICS.2013.6745440
Filename :
6745440
Link To Document :
بازگشت