• DocumentCode
    6836
  • Title

    A Sub-Sampling-Assisted Phase-Frequency Detector for Low-Noise PLLs With Robust Operation Under Supply Interference

  • Author

    Chun-Wei Hsu ; Tripurari, Karthik ; Shih-An Yu ; Kinget, Peter R.

  • Author_Institution
    Columbia Univ., New York, NY, USA
  • Volume
    62
  • Issue
    1
  • fYear
    2015
  • fDate
    Jan. 2015
  • Firstpage
    90
  • Lastpage
    99
  • Abstract
    Sub-sampling phase detectors (SSPDs) have recently been demonstrated to enable phase-locked loop (PLL) realizations with very low in-band noise. However, the PLL becomes susceptible to disturbances or interference via substrate or power supply coupling as experienced in systems on chip (SOCs), which could put the PLL out of lock. A tri-state phase-frequency detector with a dead-zone is traditionally added to act as an auxiliary frequency-locked loop (FLL) to enable the PLL to regain lock, albeit after a long delay. We propose a different solution to combine a tri-state PFD with an SSPD wherein the PLL is prevented from losing its lock while simultaneously achieving an improved in-band phase noise performance. A 2.2 GHz integer-N PLL has been prototyped in a 65 nm CMOS process to demonstrate the advantages of the proposed combined phase detector. It was experimentally verified that the PLL is more robust to disturbances than a PLL with a sub-sampling phase detector; it achieves a measured in-band phase noise of -122 dBc/Hz when operating with the proposed combined PD from a 1.1 V supply voltage.
  • Keywords
    CMOS integrated circuits; UHF integrated circuits; frequency locked loops; integrated circuit noise; interference; phase detectors; phase locked loops; phase noise; FLL; SOC; SSPD; frequency 2.2 GHz; frequency-locked loop; in-band phase noise performance; integer-N PLL; low-noise PLL; phase-locked loop; power supply coupling; size 65 nm; subsampling-assisted phase-frequency detector; supply interference; systems on chip; tristate phase-frequency detector; voltage 1.1 V; Detectors; Phase frequency detector; Phase locked loops; Phase noise; Robustness; Voltage-controlled oscillators; Combined phase detector; phase-locked loop; robust PLLs; sub-sampling PLLs; sub-sampling phase detector; supply noise;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2014.2359719
  • Filename
    6932499