Title :
Optimization of scheduling mode for conflicts across the block
Author :
Bao, Lidan ; Xu, Si ; Zhang, Tiejun ; Wang, Donghui ; Hou, Chaohuan
Author_Institution :
Digital System Integration Lab, Institute of Acoustics, Chinese Academy of Sciences, Beijing 100190, China
Abstract :
Instruction scheduling helps to hide pipeline delays and cache latencies in VLIW architectures, whose performance heavily depends on the compiler optimization techniques. However, the instruction conflicts across blocks also need to be taken into account while compiling. In order to solve this problem with as less performance loss as possible, the paper presents a general framework which hides the delay of conflicts in three different aspects. The experiments indicate that the proposed algorithms have achieved the goal of solving the conflicts with less cost in performance.
Keywords :
Delays; Optimization; Pipelines; Processor scheduling; Registers; Scheduling; VLIW;
Conference_Titel :
Information Science and Technology (ICIST), 2013 International Conference on
Conference_Location :
Yangzhou
Print_ISBN :
978-1-4673-5137-9
DOI :
10.1109/ICIST.2013.6747620