DocumentCode :
684052
Title :
Optimizing hardware cost of motion estimation module for H.264/AVC based on FPGA
Author :
Gaoming Du ; Mingliang He ; Yukun Song ; Duoli Zhang
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., Hefei, China
fYear :
2013
fDate :
23-25 March 2013
Firstpage :
1375
Lastpage :
1378
Abstract :
H.264/AVC has excellent compression efficiency and network-friendly design, but it gets the advanced performance at the expense of highly complex calculation, resulting in huge hardware cost, especially motion estimation (ME) module. To reduce the logic resource consumption (LRC) without any obvious increase of the bit-rate, this paper simplifies the calculation of the block matching parameter with replaced pixel-bits and replaced pixels, and discusses how the LRC of ME module and the bit-rate are affected by the number of replaced bits and replaced pixels for different video motion scenes based on FPGA. The experimental results show three reasonable optimization approaches, in which the ratio of bit-rate increment is less than 0.47% and the LRC drops 24% to 45% compared with full search (FS) algorithm.
Keywords :
field programmable gate arrays; motion estimation; video coding; FPGA; H.264/AVC; block matching parameter; full search algorithm; logic resource consumption; motion estimation; network-friendly design; video motion scenes; Algorithm design and analysis; Cities and towns; Field programmable gate arrays; Hardware; Optimization; Video coding; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science and Technology (ICIST), 2013 International Conference on
Conference_Location :
Yangzhou
Print_ISBN :
978-1-4673-5137-9
Type :
conf
DOI :
10.1109/ICIST.2013.6747793
Filename :
6747793
Link To Document :
بازگشت