DocumentCode
685392
Title
The memory architecture design of FC-AE-1553 chip
Author
Yang Li ; Zong ZhuLin ; Zhou PengFei ; Xiao Long
Author_Institution
Res. Inst. of Electron. Sci. & Technol., Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Volume
1
fYear
2013
fDate
15-17 Nov. 2013
Firstpage
224
Lastpage
227
Abstract
The memory architecture design and effective management is the key factor to the widely use of the FC-AE-1553 chip. On the basis of analyzing the FC-AE-1553 chip features, a kind of memory architecture with the characteristics of shared storage, circular storage, and global double buffering mechanism has been presented. This paper describes the implementation of the memory architecture in detail from the perspective of the NC and NT, respectively. By testing on the co-verification platform of the hardware and software in practical, the experimental results show that the chip memory architecture improves the efficiency of the data storage in the high-speed environment greatly and provides an important basis for the realization and the miniaturization of the FC-AE-1553 chip.
Keywords
avionics; buffer storage; formal verification; hardware-software codesign; memory architecture; microprocessor chips; FC-AE-1553 chip; chip memory architecture; circular storage; co-verification platform; data storage; global double buffering mechanism; memory architecture design; shared storage; Buffer storage; Computational modeling; Computers; Memory architecture; Protocols; Software;
fLanguage
English
Publisher
ieee
Conference_Titel
Communications, Circuits and Systems (ICCCAS), 2013 International Conference on
Conference_Location
Chengdu
Print_ISBN
978-1-4799-3050-0
Type
conf
DOI
10.1109/ICCCAS.2013.6765221
Filename
6765221
Link To Document