DocumentCode
68560
Title
DECO: DIMM controller efficient for ECC operations
Author
Wooyoung Jang
Author_Institution
Dept. of Electron. & Electr. Eng., Dankook Univ., Yongin, South Korea
Volume
50
Issue
19
fYear
2014
fDate
September 11 2014
Firstpage
1349
Lastpage
1351
Abstract
An error-correcting code (ECC) immune to bit errors can make memory performance severely degraded since incomplete-word ECC write requests lead to inefficient operations on a dual in-line memory module (DIMM). A DIMM controller efficient for such ECC operations is proposed. The key idea is that read-to-write and write-to-read operations caused by incomplete-word ECC write requests are split into independent read and write operations, and then the read and write operations are individually scheduled under data coherence constraints. Experimental results show that the proposed DIMM controller achieves 11% shorter memory latency, and 9.3% higher memory utilisation, on average, than the latest conventional DIMM controller in industrial multimedia applications. Moreover, it achieves up to 2.1 times higher memory performance on synthetic benchmarks.
Keywords
error correction codes; integrated memory circuits; DECO; DIMM controller; ECC operations; data coherence constraints; error-correcting code; memory latency; memory utilisation; read-to-write operations; write-to-read operations;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el.2014.1135
Filename
6898641
Link To Document