DocumentCode :
685677
Title :
Digitally controlled impedance based green design on ultra scale FPGA
Author :
Kumar, Tanesh ; Pandey, Bishwajeet ; Das, Teerath
Author_Institution :
Dept. of Comput. Sci., South Asian Univ., New Delhi, India
fYear :
2013
fDate :
12-14 Dec. 2013
Firstpage :
120
Lastpage :
124
Abstract :
In this paper LVDCI, LVDCI_DV2 and HSLVDCI I/O standards are used to make green Fibonacci generator. We have taken 3 classes for each LVDCI, LVDCI_DV2 and HSLVDCI. LVDCI_15 has 53-54% less I/O power requirement than LVDCI_25. We achieve 65-66% power reduction with LVDCI_DV2_15 in compare to LVDCI_DV2_25. In order to achieve energy efficiency along with high performance, when we use high speed variant of LVDCI i.e. HSLVDCI_15 has 55% less I/O Power reduction than HSLVDCI_25 along with significant reduction in time to implement this design. In this work, we are using device operating frequencies in range of 1 GHz-1 THz. This is implemented in verilog on 40 nm ultra scale FPGA. For verification and validation of functionality of Fibonacci generator, we write verilog test fixture and simulate in Isim.
Keywords :
energy conservation; field programmable gate arrays; green computing; logic design; HSLVDCI I/O standard; I/O power reduction; I/O power requirement; Isim; LVDCI standard; LVDCI_DV2 standard; Verilog test fixture; digitally controlled impedance; energy efficiency; field programmable gate array; frequency 1 GHz to 1 THz; green Fibonacci generator; impedance based green design; ultra scale FPGA; Clocks; Field programmable gate arrays; Generators; Green products; Impedance; Power demand; Standards; FPGA; Fibonacci Generator; Green Design; HSLVDCI; I/O standard; I/Os Power; LVDCI; LVDCI_DV2;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing, Communication and Conservation of Energy (ICGCE), 2013 International Conference on
Conference_Location :
Chennai
Type :
conf
DOI :
10.1109/ICGCE.2013.6823412
Filename :
6823412
Link To Document :
بازگشت