DocumentCode
685682
Title
SSTL based green image ALU design on different FPGA
Author
Das, Teerath ; Pandey, Bishwajeet ; Rahman, Md Arifur ; Kumar, Tanesh
Author_Institution
Dept. of Comput. Sci., South Asian Univ., New Delhi, India
fYear
2013
fDate
12-14 Dec. 2013
Firstpage
146
Lastpage
150
Abstract
In this paper, green Image ALU is designed in Xilinx ISE 14.6 using different IO standard of SSTL in 40 nm Virtex-6 and Spartan-6 FPGA. We are comparing different SSTL IO standard to get reduction in IO power. We accomplish energy efficiency with respect to low voltage impedance, by using SSTL technology. In this entire work, we are using different classes of SSTL and observe that when image ALU operates at 1 THz device operating frequency with SSTL18_I_DCI I/O Standard using virtex-6 FPGA, there is 45.55% decrease in IO power and 20.50% in Clock power as compared to SSTL18_II IO Standard. Similarly when we operate Image ALU at 1 THz using Spartan-6, there is 33.31% reduction in IO power of SSTL18_I with respect to SSTL18_II Standard. There are 16 different arithmetic and logic operations in Image ALU. The Clock power, Logic power and Signal power of Image ALU remains same using Spartan-6 I/O Standard.
Keywords
field programmable gate arrays; green computing; image processing; standards; IO power reduction; SSTL based green image ALU design; SSTL technology; Spartan-6 FPGA; Spartan-6 I/O standard; Virtex-6 FPGA; Xilinx ISE 14.6; arithmetic and logic unit; clock power; energy efficiency; field programmable gate array; frequency 1 THz; logic power; signal power; voltage impedance; Clocks; Energy efficiency; Field programmable gate arrays; Low voltage; Power demand; Standards; Energy Efficient Design; FPGA; Green Computing; I/O standard; I/Os Power; Image ALU; SSTL;
fLanguage
English
Publisher
ieee
Conference_Titel
Green Computing, Communication and Conservation of Energy (ICGCE), 2013 International Conference on
Conference_Location
Chennai
Type
conf
DOI
10.1109/ICGCE.2013.6823417
Filename
6823417
Link To Document