DocumentCode
685693
Title
Implementation of pipelined Booth Encoded Wallace tree Multiplier architecture
Author
Kshirsagar, Rahul D. ; Aishwarya, E.V. ; Vishwanath, Ahire Shashank ; Jayakrishnan, P.
Author_Institution
Sch. of Electron. Eng., VIT Univ., Vellore, India
fYear
2013
fDate
12-14 Dec. 2013
Firstpage
199
Lastpage
204
Abstract
The Booth multiplier is a very fast multiplier with minimum latencies. In this paper, a typical architecture of Booth Encoder and Wallace tree is presented, In which we have implemented pipelining at the intermediate nodes of the modules present in it. The architecture comprises of four modules, they are as follows, One´s Complement generator, Booth Encoder, Partial product generator and Wallace tree adder accompanied by Ripple carry adder respectively. The Wallace tree adder and Booth multiplier are typically used for high speed computations. One such application is a DSP processor. In this paper we have designed a four stage pipelining at the intermediate nodes mentioned above. This will help in performing many arithmetic operations simultaneously and hence increase the speed as well as computation of simultaneous inputs. The design is implemented in Verilog HDL. The simulation is done on Cadence NC Sim while the synthesis is carried out in Cadence RTL Compiler using TSMC 45nm slow.lib.
Keywords
adders; pipeline arithmetic; Cadence NC Sim; Cadence RTL compiler; DSP processor; TSMC slow.lib; Verilog HDL; Wallace tree adder; arithmetic operations; four stage pipelining; high speed computations; intermediate nodes; one complement generator; partial product generator; pipelined Booth encoded Wallace tree multiplier architecture; ripple carry adder; Adders; Computer architecture; Equations; Generators; Multiplexing; Pipeline processing; Booth Encoder; Partial product generator; Wallace structure;
fLanguage
English
Publisher
ieee
Conference_Titel
Green Computing, Communication and Conservation of Energy (ICGCE), 2013 International Conference on
Conference_Location
Chennai
Type
conf
DOI
10.1109/ICGCE.2013.6823428
Filename
6823428
Link To Document