DocumentCode :
686219
Title :
Range selection of critical area optimization
Author :
Junping Wang ; Honghua Cao
Author_Institution :
Sch. of Commun. Eng., Xidian Univ., Xi´an, China
fYear :
2013
fDate :
25-27 Oct. 2013
Firstpage :
1
Lastpage :
4
Abstract :
With the fast growth of the microelectronic technology, the smaller and smaller feature size of IC (Integrated Circuit) and the increasing circuit complexity, the optimization of layout based on the distribution of defect is becoming more and more important. Firstly, associating critical area with edge network, a concept of shortest path of redundancy material defect is presented and realized. Secondly, from this, the maximum and minimum yields are derived respectively. Finally, a range of critical area optimization is capable of being ascertained which is a key parameter of layout improvement. Therefore, experiments result shows that the yield has a certain degree of optimization space by the calculation of the shortest path and current yield.
Keywords :
integrated circuit layout; integrated circuit yield; optimisation; redundancy; circuit complexity; critical area optimization; defect distribution; edge network; integrated circuit; layout improvement; layout optimization; maximum yields; microelectronic technology; minimum yields; optimization space; range selection; redundancy material defect; Integrated circuit modeling; Layout; Manufacturing; Materials; Optimization; Redundancy; critical path; redundancy material defect; shortest path; yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Anti-Counterfeiting, Security and Identification (ASID), 2013 IEEE International Conference on
Conference_Location :
Shanghai
Type :
conf
DOI :
10.1109/ICASID.2013.6825307
Filename :
6825307
Link To Document :
بازگشت