Title :
Eliminating Conflicts in a Multilevel Cache Using XOR-Based Placement Techniques
Author_Institution :
Dept. of CSE&IT, ITM Univ., Gurgaon, India
Abstract :
Eliminating the conflict misses always remained the primary objective for the designers of cache memory. Although many alternative cache block placement techniques have been proposed in the past, the amount of research published on this so far is less than one expects. Most of the past techniques discuss to eliminate conflicts where an application generates a particular memory access pattern in a solo cache memory. With the advent of multiprocessing architectures it becomes more likely that an application mix does not generate a regular access pattern against a multilevel cache hierarchy system. In this paper, we present two cache placement techniques called the least-XOR and the full-XOR specially tailored for a multilevel cache system. These techniques lower the conflict misses by eliminating the conflicts occurring under the scenarios where two addresses are in conflict with each other at multiple levels in a cache hierarchy. Since these schemes target only the cache hashing functions, they do not require any additional hardware on the chip. Our results on sixteen memory intensive spec2000 benchmark traces show that the proposed schemes gives a significant improvement in the cache miss rate, memory traffic and CPI over the traditional scheme. The full-XOR technique achieves 19% reduction whereas least-XOR achieves 17% reduction in the L3 cache global miss rate. The results also show that the schemes perform well even for multi-trace workloads.
Keywords :
cache storage; multiprocessing systems; CPI; cache block placement techniques; cache hashing functions; cache miss rate; conflict misses elimination; full-XOR cache placement techniques; least-XOR cache placement techniques; memory access pattern; memory traffic; multilevel cache hierarchy system; multiprocessing architectures; multitrace workloads; solo cache memory; spec2000 benchmark traces; Benchmark testing; Cache memory; Computer architecture; Conferences; Hardware; Indexing; cache indexing; cache placement; conflict misses; multilevel cache;
Conference_Titel :
High Performance Computing and Communications & 2013 IEEE International Conference on Embedded and Ubiquitous Computing (HPCC_EUC), 2013 IEEE 10th International Conference on
Conference_Location :
Zhangjiajie
DOI :
10.1109/HPCC.and.EUC.2013.37