DocumentCode :
69096
Title :
Low-Power and Area-Efficient Shift Register Using Pulsed Latches
Author :
Byung-Do Yang
Author_Institution :
Dept. of Electron. Eng., Chungbuk Nat. Univ., Cheongju, South Korea
Volume :
62
Issue :
6
fYear :
2015
fDate :
Jun-15
Firstpage :
1564
Lastpage :
1571
Abstract :
This paper proposes a low-power and area-efficient shift register using pulsed latches. The area and power consumption are reduced by replacing flip-flops with pulsed latches. This method solves the timing problem between pulsed latches through the use of multiple non-overlap delayed pulsed clock signals instead of the conventional single pulsed clock signal. The shift register uses a small number of the pulsed clock signals by grouping the latches to several sub shifter registers and using additional temporary storage latches. A 256-bit shift register using pulsed latches was fabricated using a 0.18 μm CMOS process with VDD=1.8V. The core area is 6600 μm2. The power consumption is 1.2 mW at a 100 MHz clock frequency. The proposed shift register saves 37% area and 44% power compared to the conventional shift register with flip-flops.
Keywords :
CMOS digital integrated circuits; flip-flops; low-power electronics; shift registers; CMOS process; area-efficient shift register; flip-flops; frequency 100 MHz; low-power shift register; multiple non-overlap delayed pulsed clock signals; power 1.2 mW; size 0.18 mum; temporary storage latches; voltage 1.8 V; word length 256 bit; Clocks; Delays; Latches; Power demand; Shift registers; Transistors; area-efficient; flip-flop; pulsed clock; pulsed latch; shift register;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2015.2418837
Filename :
7109954
Link To Document :
بازگشت