DocumentCode :
692520
Title :
Pulsed-Vdd: Synchronous circuit design without clock network
Author :
Yongsoo Ahn ; Donkyu Baek ; Dongsoo Lee ; Youngsoo Shin
Author_Institution :
Dept. of Electr. Eng., KAIST, Daejeon, South Korea
fYear :
2013
fDate :
17-19 Nov. 2013
Firstpage :
192
Lastpage :
193
Abstract :
Almost all digital circuits designed these days are synchronous ones. A clock is responsible for synchronization and is distributed via clock (distribution) network, which requires significant design time and effort and incurs extra area and wirelength. We advocate that synchronous circuit can be designed without clock network. Instead, power supply Vdd network is made to carry periodic negative pulses. A new sequencing element is proposed, which internally generates a positive pulse with each negative pulse on Vdd and then latches input data using that pulse. Since pulses are delivered over the Vdd network, which inherently has small RC value, skew becomes smaller, which is another advantage.
Keywords :
clock distribution networks; digital circuits; flip-flops; power supply circuits; pulse generators; synchronisation; RC value; design time; digital circuits; latches input data; periodic negative pulses; positive pulse generation; power supply network; sequencing element; synchronization; synchronous circuit design without clock network; wirelength; Clocks; Generators; Latches; Logic gates; Power supplies; Sequential analysis; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2013 International
Conference_Location :
Busan
Type :
conf
DOI :
10.1109/ISOCC.2013.6863969
Filename :
6863969
Link To Document :
بازگشت