Title :
A 10b 50MS/s 90nm CMOS skinny-shape ADC using variable references for CIS applications
Author :
Jun-Sang Park ; Tai-Ji An ; Yong-Min Kim ; Suk-Hee Cho ; Hyun-Sun Shim ; Woo-Jin Jang ; Yong-Jin Shin ; Jun-Hyup Lee ; Gil-Cho Ahn ; Seung-Hoon Lee
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
Abstract :
This work proposes a skinny-shape 10b 50MS/s 90nm CMOS four-step pipeline ADC for various CIS applications. The proposed ADC converts analog signals in variable signal-swing ranges of 1.12 to 1.60Vp-p into low voltage-based digital data. The proposed on-chip I/V reference circuits generate the required variable reference voltages with a fixed common-mode level using a single external control voltage. The prototype ADC implemented in a 90nm CMOS process shows a maximum SNDR and SFDR of 55.1dB and 65.6dB, respectively. The ADC with an active die area of 0.23mm2 consumes 17.5mW at 50MS/s using dual supply voltages of 2.5V for analog and 1.2V for digital.
Keywords :
CMOS digital integrated circuits; CMOS image sensors; analogue-digital conversion; CIS application; CMOS process; CMOS skinny-shape ADC; analog signals; dual supply voltages; fixed common-mode level; four-step pipeline ADC; low-voltage-based digital data; on-chip I-V reference circuits; power 17.5 W; single-external control voltage; size 90 nm; variable reference voltages; variable signal-swing ranges; voltage 1.12 V to 1.60 V; voltage 2.5 V; word length 10 bit; CMOS image sensors; CMOS integrated circuits; Dynamic range; Prototypes; System-on-chip; Transistors; Voltage control; CMOS image sensor (CIS); analog-to-digital converter (ADC); skinny-shape ADC; variable reference;
Conference_Titel :
SoC Design Conference (ISOCC), 2013 International
Conference_Location :
Busan
DOI :
10.1109/ISOCC.2013.6863990