DocumentCode :
694776
Title :
Realization of Multi-port SDRAM Controller in LXI Data Acquisition System
Author :
Jianmin Wang ; Yanqin Zhang ; Jinhu Zhou ; Peng Jia ; Xunjun He
Author_Institution :
Sch. of Appl. Sci., Harbin Univ. of Sci. & Technol. (HUST), Harbin, China
fYear :
2013
fDate :
7-8 Dec. 2013
Firstpage :
515
Lastpage :
520
Abstract :
Currently, the LXI data acquisition system often requires high speed, large capacity memory, but the internal storage resource of FPGA is not sufficient to meet the requirements. In order to solve above problems, a SDRAM controller is proposed in this paper, where the Multiple FIFO based on the on-chip resources of FPGA serves as the read and write cache to realize the multiple functional modules performing the read/write operation in LXI acquisition system by the design of priority algorithm and reasonable controlling the access of SDRAM from external device. At the same time, the SDRAM can still communicate at high frequency by the suitable time limitation. The simulation results show that the proposed SDRAM controller can not only realize reading and writing data, but also its operating frequency is able to meet the requirements of functional modules.
Keywords :
DRAM chips; cache storage; data acquisition; field buses; field programmable gate arrays; local area networks; FPGA; LXI data acquisition system; field programmable gate arrays; internal storage resource; large capacity memory; multiple FIFO; multiport SDRAM controller; read-write operation; Clocks; Data acquisition; Delays; Field programmable gate arrays; SDRAM; Writing; FPGA; SDRAM; arbitration; muli-port;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science and Cloud Computing Companion (ISCC-C), 2013 International Conference on
Conference_Location :
Guangzhou
Type :
conf
DOI :
10.1109/ISCC-C.2013.105
Filename :
6973644
Link To Document :
بازگشت