DocumentCode :
695292
Title :
Circuit and package design for 44GB/s inductive-coupling DRAM/SoC interface
Author :
Okada, Akira ; Raziz Junaidi, Abdul ; Take, Yasuhiro ; Kosuge, Atsutake ; Kuroda, Tadahiro
Author_Institution :
Keio Univ., Yokohama, Japan
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
44
Lastpage :
45
Abstract :
A 44GB/s inductive-coupling DRAM/SoC interface is developed by PoP integration. It utilizes the advantages of both TSV and LPDDR by using a ThruChip Interface (TCI) and an ultra-thin fan-out wafer level package (UT-FOWLP). The TCI allows data communication between the stacked chips while the UT-FOWLP thins the chips stacking distance and provides the chips with power. This proposed DRAM/SoC interface outperforms WIO2 with TSV in terms of area efficiency (4× better), immunity from simultaneous switching output (SSO) noise (32× better) and manufacturing cost (40% cheaper). In addition, it outperforms LPDDR4 in PoP in terms of power dissipation (5× lower) and timing control easiness. The inductive-coupling interface is newly designed to allow 12× improvement on its area efficiency. By using overlapping coils with quadrature phase division multiplexing (PDM), the coil density is increased by 4 times. The coil density is further increased by 3 times by shortening communication distance with the UT-FOWLP.
Keywords :
DRAM chips; data communication; electromagnetic coupling; integrated circuit design; integrated circuit noise; multiplexing; system-on-chip; three-dimensional integrated circuits; wafer level packaging; LPDDR4; PDM; PoP integration; SSO noise; TCI; TSV; ThruChip Interface; UT-FOWLP; chips stacking distance; coil density; communication distance; data communication; inductive-coupling DRAM-SoC interface; manufacturing cost; overlapping coils; package design; power dissipation; quadrature phase division multiplexing; simultaneous switching output noise; stacked chips; system-on-chip; timing control; ultra-thin fan-out wafer level package; Clocks; Coils; Power dissipation; Random access memory; Stacking; Switches; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7058978
Filename :
7058978
Link To Document :
بازگشت