Title :
Microarchitectural-level statistical timing models for near-threshold circuit design
Author :
Shiomi, Jun ; Ishihara, Tohru ; Onodera, Hidetoshi
Author_Institution :
Dept. of Commun. & Comput. Eng., Kyoto Univ., Kyoto, Japan
Abstract :
Near-threshold computing has emerged as a promising solution for drastically improving the energy efficiency of microprocessors. This paper proposes architectural-level statistical static timing analysis (SSTA) models for the near-threshold voltage computing where the path delay distribution is approximated as a lognormal distribution. First, we prove several important theorems that help consider architectural design strategies for high performance and energy efficient near-threshold computing. After that, we show the numerical experiments with Monte Carlo simulations using a commercial 28-nm process technology model and demonstrate that the properties presented in the theorems hold for the practical near-threshold logic circuits.
Keywords :
energy conservation; logic circuits; logic design; microprocessor chips; network synthesis; statistical analysis; Monte Carlo simulations; architectural design; energy efficiency; energy efficient near-threshold computing; logic circuits; lognormal distribution; microarchitectural-level statistical timing models; microprocessors; near-threshold circuit design; near-threshold voltage computing; path delay distribution; size 28 nm; statistical static timing analysis models; Approximation methods; Degradation; Delays; Gaussian distribution; Logic gates; Threshold voltage; Near-threshold computing; statistical static timing analysis (SSTA);
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
DOI :
10.1109/ASPDAC.2015.7058986