DocumentCode :
695304
Title :
A retargetable and accurate methodology for logic-IP-internal electromigration assessment
Author :
Jain, Palkesh ; Sapatnekar, Sachin S. ; Cortadella, Jordi
Author_Institution :
Product & Test Eng. Group, Qualcomm India, Bangalore, India
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
346
Lastpage :
351
Abstract :
A new methodology for SoC-level logic-IP-internal EM verification is presented, which provides an on-the-fly retargeting capability for reliability constraints. This flexibility is available at the design verification stage, in the form of allowing arbitrary specifications (of lifetimes, temperatures, voltages and failure rates), as well as interoperability of IPs across foundries. The methodology is characterization- and reuse-based, and naturally incorporates complex effects such as clock gating and variable switching rates at different pins. The benefit from such a framework is demonstrated on a 28nm design, with close SPICE-correlation and verification in a retargeted reliability condition.
Keywords :
SPICE; electromigration; integrated circuit reliability; logic circuits; open systems; system-on-chip; IP interoperability; SPICE-correlation verification; SoC level logic IP internal EM verification; arbitrary specifications; clock gating; complex effects; design verification stage; different pins; logic IP internal electromigration assessment; on-the-fly retargeting capability; reliability constraints; retargetable methodology accuracy; size 28 nm; variable switching rates; Clocks; Current density; Load modeling; Reliability; Resistors; Stress; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7059029
Filename :
7059029
Link To Document :
بازگشت