DocumentCode :
695305
Title :
Generating circuit current constraints to guarantee power grid safety
Author :
Moudallal, Zahi ; Najm, Farid N.
Author_Institution :
ECE Dept., Univ. of Toronto, Toronto, ON, Canada
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
358
Lastpage :
365
Abstract :
Efficient and early verification of the chip power distribution network is a critical step in modern IC design. Vectorless verification, developed over the last decade as an alternative to simulation based methods, requires user-specified current constraints and checks if the corresponding worst-case voltage drops at all grid nodes are below user-specified thresholds. However, obtaining/specifying the current constraints remains a burdensome task for design teams. In this paper, we define and address the inverse problem: for a given grid, we will generate circuit current constraints which, if adhered to by the underlying logic, would guarantee grid safety. There are many potential applications for this approach, including various grid quality metrics, as well as power grid-aware placement and floorplanning. We give a rigorous problem definition and develop some key theoretical results related to maximality of the current space defined by the constraints. Based on this, we then develop two algorithms for constraints generation that target key quality metrics like the peak total power allowed by the grid and the uniformity of the temperature distribution.
Keywords :
integrated circuit design; interconnections; power aware computing; power grids; chip power distribution network; circuit current constraints; constraints generation; floorplanning; grid nodes; grid quality metrics; key quality metrics; modern IC design; peak total power; power grid safety; power grid-aware placement; temperature distribution; user-specified current constraints; vectorless verification; worst-case voltage drops; Containers; Integrated circuit modeling; Power dissipation; Power grids; Safety; Upper bound; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7059031
Filename :
7059031
Link To Document :
بازگشت