DocumentCode :
695309
Title :
Electromigration-aware redundant via insertion
Author :
Jiwoo Pak ; Yu Bei ; Pan, David Z.
Author_Institution :
ECE Dept., Univ. of Texas at Austin, Austin, TX, USA
fYear :
2015
fDate :
19-22 Jan. 2015
Firstpage :
544
Lastpage :
549
Abstract :
As the feature size shrinks, electromigration (EM) becomes a more critical reliability issue in IC design. EM around the via structures accounts for much of the reliability problems in ICs, and the insertion of redundant vias can mitigate the adverse effect of EM by reducing current density. In this paper, we model EM reliability of redundant via structures, considering current distribution with different via layouts. Based on our EM model, we choose redundant via layouts that can increase the EM-related lifetime by using integer linear programming (ILP). To overcome the runtime issue of ILP, we also propose speed-up techniques for our EM-aware redundant via insertion. Experimental results show that our scheme brings much more EM-robustness to circuits with the similar number of redundant vias, compared to the conventional redundant via insertion techniques.
Keywords :
current density; current distribution; electromigration; integer programming; integrated circuit design; integrated circuit modelling; integrated circuit reliability; linear programming; vias; EM model; EM reliability; EM-related lifetime; EM-robustness; IC design; ILP; current density; current distribution; electromigration-aware redundant via insertion; integer linear programming; redundant via insertion techniques; redundant via layouts; redundant via structures; Current density; Current distribution; Layout; Metals; Reliability; Resistance; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2015 20th Asia and South Pacific
Conference_Location :
Chiba
Print_ISBN :
978-1-4799-7790-1
Type :
conf
DOI :
10.1109/ASPDAC.2015.7059063
Filename :
7059063
Link To Document :
بازگشت