Title :
Architectures for arithmetic coding in image compression
Author :
Osorio, Roberto R. ; Bruguera, Javier D.
Author_Institution :
Dept. Electronic and Computer Engineering. University of Santiago de Compostela 15706, Santiago de Compostela, Spain
Abstract :
In this work we present and evaluate new architectures for the arithmetic encoding and decoding of multilevel images. Arithmetic coding is of great interest due to the excellent results that it gives. On the other hand, the complexity of its implementation has always gone against it and its different applications usually suffer from a high computational cost, slowness or both. By introducing a new memory scheme, based on a cache memory, we solve the classic inconveniences of multilevel arithmetic codification hardware, obtaining architectures that are simpler and faster than the previous ones.
Keywords :
Adders; Complexity theory; Decoding; Encoding; Image coding; Probability; Random access memory;
Conference_Titel :
Signal Processing Conference, 2000 10th European
Conference_Location :
Tampere, Finland
Print_ISBN :
978-952-1504-43-3