DocumentCode :
696968
Title :
Design of digital filters with low power consumption
Author :
Wanhammar, Lars
Author_Institution :
Department of Electrical Engineering, Linköping University, Linköping, SE-581 83 Linköping, Sweden, and The Norwegian University of Science and Technology, Trondheim, Norway
fYear :
2000
fDate :
4-8 Sept. 2000
Firstpage :
1
Lastpage :
8
Abstract :
In this paper we discuss different methods to design digital filters with low power consumption. One efficient method is based on power supply voltage scaling where the excess speed that may be obtained using maximally fast recursive filter structures or non-recursive structures are exploited. We also discuss several techniques to increase and obtain the maximal sample rate for recursive structures based on frequency masking techniques and wave digital filters. The implementation approach is applicable to bit-parallel, digit-serial, and bit-serial arithmetic in standard CMOS processes.
Keywords :
Delays; Digital filters; Lattices; Pipeline processing; Power demand; Schedules; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2000 10th European
Conference_Location :
Tampere, Finland
Print_ISBN :
978-952-1504-43-3
Type :
conf
Filename :
7075814
Link To Document :
بازگشت