DocumentCode :
698280
Title :
Evolutionary requirements for next-generation dataflow-based FPGA system design
Author :
McAllister, John
Author_Institution :
Inst. of Electron., Commun. & Inf. Technol., Queen´s Univ. Belfast, Belfast, UK
fYear :
2009
fDate :
24-28 Aug. 2009
Firstpage :
2688
Lastpage :
2692
Abstract :
The use of dataflow digital signal processing system modelling and synthesis techniques has been a fruitful research theme for many years and has yielded many powerful rapid system synthesis and optimisation capabilities. However, recent years have seen the spectrum of languages and techniques splinter in an application specific manner, resulting in an ad-hoc design process which is increasingly dependent on the particular application under development. This poses a major problem for automated tool flows attempting to provide rapid system synthesis for a wide ranges of applications. By analysing a number of dataflow FPGA implementation case studies, this paper shows that despite this common traits may be found in current techniques, which fall largely into three classes. Further, it exposes limitations pertaining to their ability to adapt algorith models to implementations for different operating environments and target platforms.
Keywords :
electronic design automation; field programmable gate arrays; logic design; network synthesis; FPGA modelling technique; FPGA synthesis technique; automated tool flow; dataflow digital signal processing system; evolutionary requirement; next-generation dataflow based FPGA system design; Abstracts; Bandwidth; Dynamic range; Production; Table lookup; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2009 17th European
Conference_Location :
Glasgow
Print_ISBN :
978-161-7388-76-7
Type :
conf
Filename :
7077856
Link To Document :
بازگشت