Title :
Ordered escape routing using network flow and optimization model
Author :
Sattar, Kashif ; Naveed, Anjum
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci. (SEECS), Nat. Univ. of Sci. & Technol. (NUST), Islamabad, Pakistan
Abstract :
With the advancement in technology, BGA based integrated circuits for robotics and other devices are being prepared in small sizes with more pin count. This increase in number requires more number of pins to be escaped from the inner side of the IC towards the escape boundary. Ordered escape routing is very important due to its great impact on area and length routing at later stage. Basic design rules of planarity and capacity along with constraints like length matching make the ordered escape routing problem more difficult. In this paper we formulate flow model on the basis of inter-pin capacity. Using flow model we propose optimization model that solves ordered escape routing problem under design constraints. Evaluation of model using randomly generated examples shows that maximum possible nets are being routed by the model.
Keywords :
ball grid arrays; network routing; optimisation; printed circuit design; BGA based integrated circuits; design rules; escape boundary; flow model; inter-pin capacity; length matching; length routing; optimization model; ordered escape routing; pin count; planarity; Integrated circuit modeling; Joining processes; Optimization; Pins; Robots; Routing; Semiconductor device modeling; BGA; Flow Model; Optimization Modelling; Ordered Escape Routing; PCB;
Conference_Titel :
Automation, Robotics and Applications (ICARA), 2015 6th International Conference on
Conference_Location :
Queenstown
DOI :
10.1109/ICARA.2015.7081209