DocumentCode
701223
Title
Implementation of a European paging system receiver using CORDIC algorithm
Author
Vuori, Jarkko ; Skytta, Jorma
Author_Institution
Laboratory of Signal Processing and Computer Technology, Helsinki University of Technology, Otakaari 5A, FIN-02150 ESPOO, Finland
fYear
1996
fDate
10-13 Sept. 1996
Firstpage
1
Lastpage
4
Abstract
ERMES is a new European paging standard. The data transmission speed is higher than in older systems, e. g. POCSAG, and advanced new features are implemented including intelligent battery saving operation and country roaming. The higher speed is achieved using the more elaborate modulation method 4-PAM/FM which makes the demodulator implementation much harder than in older 2-FSK based paging systems. The objective of this paper is to propose a novel ERMES signal demodulator structure utilising a complex digital phase-locked loop which is implemented using the CORDIC algorithm. Phase-locked loop demodulators have inherently better performance than the normally used discriminator type detectors. Implementation of those phase-locked loop structures using the CORDIC algorithm makes VLSI realizations very feasible.
Keywords
Demodulation; Europe; Filtering algorithms; Frequency shift keying; Mathematical model; Phase locked loops; Receivers;
fLanguage
English
Publisher
ieee
Conference_Titel
European Signal Processing Conference, 1996. EUSIPCO 1996. 8th
Conference_Location
Trieste, Italy
Print_ISBN
978-888-6179-83-6
Type
conf
Filename
7082948
Link To Document