DocumentCode
70203
Title
Reactivation of Spares for Off-Chip Memory Repair After Die Stacking in a 3-D IC With TSVs
Author
Yung-Fa Chou ; Ding-Ming Kwai ; Ming-Der Shieh ; Cheng-Wen Wu
Author_Institution
Inf. & Commun. Res. Labs. (ICL), Ind. Technol. Res. Inst. (ITRI), Hsinchu, Taiwan
Volume
60
Issue
9
fYear
2013
fDate
Sept. 2013
Firstpage
2343
Lastpage
2351
Abstract
Memory, especially DRAM, is one of the candidates to be considered in three-dimensional integrated circuit (3-D IC), and in particular, to be heterogeneously stacked with a system on chip (SOC) for mobile applications. Even though the memory is tested and repaired beforehand, the known good die (KGD) can become bad during the integration process. Traditional schemes may not be able to redo the repair and obtain a known good stack (KGS), let alone unused spares be reused. We propose an off-chip repair scheme to deal with the inaccessibility from outside of the memory die. Using a through silicon via (TSV) to access the redundancy control circuit (RCC), we reactivate the unused spares by overwriting their states as if the corresponding fuses are blown. Even when the row or column, which has already been repaired, is damaged again, we are able to replace it with a new spare. Our simulation using a 65 nm process technology shows that the maximum timing penalty of the off-chip repair is only 93ps, compared to the on-chip method. The area overhead is estimated to be 490 μm2 per fuse set by using a 5 μm diameter TSV process. Most importantly, the yield improvement of a two-die stacked memory can be over 50% with yield excursion reduced to 8%.
Keywords
DRAM chips; circuit simulation; electric fuses; maintenance engineering; system-on-chip; three-dimensional integrated circuits; 3D IC; DRAM; KGD; KGS; RCC; SOC; TSV; die stacking; fuse; known good die; known good stack; mobile application; off-chip memory repair scheme; redundancy control circuit; size 5 mum; size 65 nm; spare reactivation; system on chip; three-dimensional integrated circuit; through silicon via; time 93 ps; Fuses; Impedance matching; Maintenance engineering; Redundancy; Stacking; Through-silicon vias; Timing; 3-D IC; DRAM; Design for repair; TSV; fuse; memory repair; memory test;
fLanguage
English
Journal_Title
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher
ieee
ISSN
1549-8328
Type
jour
DOI
10.1109/TCSI.2013.2246235
Filename
6470720
Link To Document