Title :
LBIST pattern reduction by learning ATPG test cube properties
Author :
Contreras, Gustavo K. ; Yang Zhao ; Ahmed, Nisar ; Winemberg, LeRoy ; Tehranipoor, Mohammad
Author_Institution :
Univ. of Connecticut, USA
Abstract :
Logic built-in self-test (LBIST) is commonly used for testing integrated circuits (ICs) in production and in the field. Due to the random nature of LBIST patterns, activation of random-pattern-resistant faults requires the application of numerous patterns, thus increasing test time in the field. In this work, we introduce a novel method to reduce LBIST pattern count and LBIST test time. The presented technique collects deterministic pattern properties to guide our deterministic test (DT) cell selection and insertion algorithm. The inserted DT cells enhance LBIST patterns quality and reduce pattern count by introducing deterministic-like properties. Experimental results on academic benchmarks and industry designs demonstrate 30% to 70% reduction in pattern count.
Keywords :
automatic test pattern generation; built-in self test; integrated circuit testing; integrated logic circuits; logic testing; ATPG test cube property learning; DT cell selection; ICs; LBIST pattern count reduction; LBIST pattern quality; LBIST test time; deterministic pattern property; deterministic test cell selection; insertion algorithm; integrated circuit testing; logic built-in self-test; random-pattern-resistant fault activation; Algorithm design and analysis; Automatic test pattern generation; Built-in self-test; Circuit faults; Clocks; Diffusion tensor imaging; Logic gates;
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
DOI :
10.1109/ISQED.2015.7085415