DocumentCode :
702276
Title :
Novel SAT-based invariant-directed low-power synthesis
Author :
Elbayoumi, Mahmoud ; Hsiao, Michael S. ; ElNainay, Mustafa
Author_Institution :
ECE Dept., Virginia Tech, Blacksburg, VA, USA
fYear :
2015
fDate :
2-4 March 2015
Firstpage :
217
Lastpage :
222
Abstract :
Dynamic power consumption is a critical concern in the design of both high performance and low-power circuits. Clock-gating is one of the most efficient and prominent approaches to reduce dynamic power. In this paper, (1) we propose the first scalable SAT-based approaches for Observability Dont Care (ODC) based clock gating; (2) we intelligently choose those inductive invariants candidates such that their validation will benefit clock-gating-based low-power design. Our approach shows an average 23.2% reduction in dynamic power with an average 9.5% increase in area.
Keywords :
clocks; logic design; low-power electronics; observability; power aware computing; ODC based clock gating; SAT-based approach; inductive invariants; invariant-directed low-power synthesis; low-power design; observability dont care; Algorithm design and analysis; Clocks; Computational modeling; Integrated circuit modeling; Logic gates; Model checking; Power demand;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
Type :
conf
DOI :
10.1109/ISQED.2015.7085428
Filename :
7085428
Link To Document :
بازگشت