Title :
Equivalence checking of scheduling in high-level synthesis
Author :
Tun Li ; Jian Hu ; Yang Guo ; Sikun Li ; Qingping Tan
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
Abstract :
By adopting high level synthesis tools, electronic system level designs provide a promising solution to fill the growing design-productivity gap of high-quality hardware system. Unfortunately, the synthesis process is very complex and error prone. In this paper, we present a novel approach on equivalence checking of scheduling in high-level synthesis. Our approach combines the translation validation, cut-point and shared-value graphs techniques, and provides a unified framework to deal with various scheduling optimizations efficiently. We have implemented our approach and some empirical experimental results are provided. The promising results show the effectiveness and efficiency of the proposed method.
Keywords :
graph theory; high level synthesis; processor scheduling; cut-point; design-productivity gap; electronic system level designs; equivalence checking; high level synthesis tools; high-quality hardware system; scheduling optimizations; shared-value graphs techniques; synthesis process; translation validation; Algorithm design and analysis; High level synthesis; Optimization; Processor scheduling; Scheduling; Sparks; System-level design;
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
DOI :
10.1109/ISQED.2015.7085435