Title :
A logic difference generator with spare cells consideration for ECO synthesis
Author :
Jui-Hung Hung ; Yu-Cheng Lin ; Wei-Kai Cheng ; Tsai-Ming Hsieh
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
Abstract :
As the advance of IC manufacturing, the IC complexity is getting more and more complicated. Lots of existing designs and intellectual property (IP) are widely reused. Different from remaking a whole new chip, reusing existing designs or IP can release the pressure of time-to-market and save money. By utilizing logic difference technique, IC designer can identify differences between old and new circuits and output several engineering change orders (ECO) for functional change. Therefore, the quality of engineering changer orders will affect the functional change result. To the best of our knowledge, the success or failure of the functional change is depended on spare cells not the number of engineering change orders. Hence, this paper proposed a logic difference technique which considers the distribution of spare cells primarily. The experimental results show that our proposed algorithm has more engineering change orders than traditional logic difference technique, but it can achieve better result in wirelength and success rate after functional ECO.
Keywords :
integrated circuit design; logic design; ECO synthesis; engineering change order; engineering changer order; functional change; logic difference generator; logic difference technique; spare cell distribution; spare cells consideration; Algorithm design and analysis; Design automation; Integrated circuit modeling; Layout; Logic functions; Logic gates; ECO; functional ECO; logic difference; spare cell;
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
DOI :
10.1109/ISQED.2015.7085491