DocumentCode :
702361
Title :
A VLSI architecture for intra prediction for a HEVC decoder
Author :
Abramowski, Andrzej ; Pastuszak, Grzegorz
Author_Institution :
Inst. of Radioelectron., Warsaw Univ. of Technol., Warsaw, Poland
fYear :
2012
fDate :
27-29 Sept. 2012
Firstpage :
233
Lastpage :
237
Abstract :
One of the key changes introduced in the High Efficiency Video Coding (HEVC) in comparison to the H.264/AVC is a revised algorithm of Intra prediction. Unfortunately, along with a significant improvement in the performance, its complexity has also been increased. This growth is particularly noticeable in the design of potential hardware architectures, due to a substantial augmentation in the number of supported modes and block sizes. This article presents an Intra prediction module architecture for the decoder, compliant with the Main profile of the sixth version of the HEVC draft. It allows the throughput of at least one sample per clock cycle at a moderate consumption of hardware resources, what should be enough to provide support for HDTV sequences in real-time for a 100 MHz clock.
Keywords :
VLSI; data compression; image sequences; video coding; HDTV sequences; HEVC decoder; HEVC draft; VLSI architecture; block sizes; clock cycle; compliant; decoder; hardware architecture; hardware resources; high-efficiency video coding; intraprediction module architecture; main profile; performance improvement; Arrays; Clocks; Decoding; Prediction algorithms; Registers; Standards; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Trends in Audio & Video and Signal Processing: Algorithms, Architectures, Arrangements, and Applications (NTAV/SPA), 2012 Joint Conference
Conference_Location :
Lodz
Print_ISBN :
978-8-3728-3502-4
Type :
conf
Filename :
7085541
Link To Document :
بازگشت