DocumentCode :
702861
Title :
Comparison of DAC architectures of sar ADCS
Author :
Boina, Srinivas ; Paily, Roy
Author_Institution :
Department of Electronics and Electrical Engineering, Indian Institute of Technology Guwahati, - 781039, India
fYear :
2012
fDate :
19-20 Oct. 2012
Firstpage :
38
Lastpage :
43
Abstract :
A study of different Analog to Digital Converters (ADCs) based on Successive Approximation Register (SAR) architecture is presented. A double-tail latch type comparator is incorporated in all the designs due to its low power consumption and good speed. For the Digital to Analog Converter (DAC) unit, three different structures such as conventional binary weighed capacitor array, charge redistribution capacitor array, and capacitor splitting capacitor array are used. All the three different SAR ADCs are designed and simulated using 0.18 µm CMOS technology and their performance are compared.
Keywords :
ADC; DAC; analog-to-digital conversion; successive approximation; synchronous;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Communication and Computing (ARTCom2012), Fourth International Conference on Advances in Recent Technologies in
Conference_Location :
Bangalore, India
Type :
conf
DOI :
10.1049/cp.2012.2490
Filename :
7087779
Link To Document :
بازگشت