Title :
Asynchronous timing model for high-level synthesis of DSP applications
Author :
Dedou, Okito ; Chillet, Daniel ; Sentieys, Olivier
Author_Institution :
LASTI, Univ. de Rennes I, Lannion, France
Abstract :
In an asynchronous system, initiation and completion of operations are events that can occur at any instant and the operations have delays which are data dependent. Thus if an asynchronous timing model is considered, we can provide scheduling, resource-allocation strategy. Since one of the principal feature of the asynchronous systems is to exhibit average computation time, it will be interesting to use it as a timing model. In this paper we present a statistical approach to derive the average computation time of asynchronous components, first step toward High Level Synthesis. This method allows to reduce the critical path which in the case of a realtime application will be an excellent issue to reduce the number of operators.
Keywords :
high level synthesis; resource allocation; scheduling; signal processing; statistical analysis; DSP applications; asynchronous components; asynchronous timing model; average computation time; critical path reduction; high-level synthesis; operation completion; operation initiation; realtime application; resource-allocation strategy; scheduling; statistical approach; Adders; Computational modeling; Delays; Estimation; High level synthesis; Libraries;
Conference_Titel :
Signal Processing Conference (EUSIPCO 1998), 9th European
Conference_Location :
Rhodes
Print_ISBN :
978-960-7620-06-4