DocumentCode :
703216
Title :
A pipelined architecture for DLMS algorithm considering both hardware complexity and output latency
Author :
Kimijima, Tadaaki ; Nishikawa, Kiyoshi ; Kiya, Hitoshi
Author_Institution :
Dept. of Electron. Eng., Tokyo Metropolitan Univ., Hachioji, Japan
fYear :
1998
fDate :
8-11 Sept. 1998
Firstpage :
1
Lastpage :
4
Abstract :
In this paper we propose a new pipelined architecture for the DLMS algorithm which can be implemented with less than half an amount of calculation compared to the conventional architectures. Although the proposed architecture enables us to reduce the required calculation, it can achieve good convergence characteristics, a short latency and high throughput characteristics simultaneously.
Keywords :
adders; digital filters; least mean squares methods; pipeline processing; DLMS algorithm; delayed least mean square algorithm; hardware complexity; output latency; pipelined architecture; Computer architecture; Convergence; Delays; Finite impulse response filters; Least squares approximations; Pipeline processing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference (EUSIPCO 1998), 9th European
Conference_Location :
Rhodes
Print_ISBN :
978-960-7620-06-4
Type :
conf
Filename :
7089687
Link To Document :
بازگشت