DocumentCode :
703219
Title :
Adaptive filters implementation performances under power dissipation constraint
Author :
Gailhard, Stephane ; Julien, Nathalie ; Martin, Eric
Author_Institution :
LESTER-IUP, Lorient, France
fYear :
1998
fDate :
8-11 Sept. 1998
Firstpage :
1
Lastpage :
4
Abstract :
Power consumption is an essential criteria in embedded systems. Therefore, it is important to decrease it at every stage of the design flow. It is well known that the choice of a signal processing algorithm has a great impact on the power dissipation. For this purpose, a HLS (High Level Synthesis) CAD (Computer Aided Design) tool (gaut_ w) has been developed. It allows to estimate the power dissipation of a dedicated VLSI circuit from the algorithmic description of the application. It also reduces the power dissipation during the architectural synthesis in order to target low power time constrained VLSI circuits. This tool has been applied to different adaptive filters as the NLMS, the BLMS and the GAL filters for a radio-communication application. The power dissipation on a low-power TMS320C50 DSP (Digital Signal Processing) has been also estimated.
Keywords :
CAD; VLSI; adaptive filters; digital signal processing chips; integrated circuit design; low-power electronics; radiocommunication; BLMS filters; GAL filters; NLMS filters; VLSI circuit; adaptive filters; digital signal processing; high level synthesis computer aided design; low-power TMSS.20C50 DSP; power consumption; power dissipation; radio-communication application; Digital signal processing; Estimation; Libraries; Optimization; Power dissipation; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference (EUSIPCO 1998), 9th European
Conference_Location :
Rhodes
Print_ISBN :
978-960-7620-06-4
Type :
conf
Filename :
7089690
Link To Document :
بازگشت