• DocumentCode
    703907
  • Title

    On the premises and prospects of timing speculation

  • Author

    Rong Ye ; Feng Yuan ; Jie Zhang ; Qiang Xu

  • Author_Institution
    Dept. of Comput. Sci. & Eng., Chinese Univ. of Hong Kong, Shatin, China
  • fYear
    2015
  • fDate
    9-13 March 2015
  • Firstpage
    605
  • Lastpage
    608
  • Abstract
    Timing speculation (TS), being able to detect and correct circuit timing errors at runtime, is a promising alternative solution to mitigate the ever-increasing variation effects in nanometer circuits. The potential energy-efficiency improvement, however, is limited by the circuit “timing wall”, a critical operating point caused by conventional circuit optimization techniques (e.g., gate sizing). With a given circuit netlist, we study the bound of the potential benefits provided by TS techniques in this work, which facilitate designers to decide whether it worths the effort to implement a timing-speculative circuit. Experimental results on benchmark circuits demonstrate the effectiveness of the proposed methodology.
  • Keywords
    circuit optimisation; integrated circuit design; low-power electronics; nanoelectronics; power aware computing; timing circuits; TS technique; circuit optimization technique; circuit timing error correction; circuit timing error detection; circuit timing wall; energy efficiency improvement; nanometer circuit; runtime; timing speculation; timing speculative circuit; variation effect mitigation; Benchmark testing; Energy consumption; Error probability; Logic gates; Optimization; Threshold voltage; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
  • Conference_Location
    Grenoble
  • Print_ISBN
    978-3-9815-3704-8
  • Type

    conf

  • Filename
    7092459