DocumentCode :
703954
Title :
Comparative study of power-gating architectures for nonvolatile FinFET-SRAM using spintronics-based retention technology
Author :
Shuto, Yusuke ; Yamamoto, Shuu´ichirou ; Sugahara, Satoshi
Author_Institution :
Imaging Sci. & Eng. Lab., Tokyo Inst. of Technol., Yokohama, Japan
fYear :
2015
fDate :
9-13 March 2015
Firstpage :
866
Lastpage :
871
Abstract :
Power-gating (PG) architectures employing nonvolatile state/data retention are expected to be a highly efficient energy reduction technique for high-performance CMOS logic systems. Recently, two types of PG architectures using nonvolatile retention have been proposed: One architecture is nonvolatile PG (NVPG) using nonvolatile bistable circuits such as nonvolatile SRAM (NV-SRAM) and nonvolatile flip-flop (NV-FF), in which nonvolatile retention is not utilized during the normal SRAM/FF operation mode and it is used only when there exist energetically meaningful shutdown periods given by breakeven time (BET). In contrast, the other architecture employs nonvolatile retention during the normal SRAM/FF operation mode. In this type of architecture, an even short standby period can be replaced by a shutdown period, and thus this architecture is also called normally-off (NOF) rather than PG. In this paper, these two PG architectures for a FinFET-based highperformance NV-SRAM cell employing spintronics-based nonvolatile retention were systematically analyzed using HSPICE with a magnetoresistive-device macromodel. The NVPG architecture shows effective reduction of energy dissipation without performance degradation, whereas the NOF architecture causes severe performance degradation and the energy efficiency of the NOF architecture cannot be superior to that of the NVPG architecture.
Keywords :
MOSFET; SRAM chips; flip-flops; BET; HSPICE; NOF architecture; NV-FF; NV-SRAM; NVPG architecture; breakeven time; data retention; energy dissipation; energy efficiency; energy reduction technique; high-performance CMOS logic systems; magnetoresistive-device macromodel; nonvolatile FinFET-SRAM; nonvolatile PG architectures; nonvolatile bistable circuits; nonvolatile flip-flop; nonvolatile retention; nonvolatile state; normal SRAM/FF operation mode; performance degradation; power gating architectures; spintronics-based retention technology; Arrays; FinFETs; Microprocessors; Nonvolatile memory; Random access memory; Switches; FinFET; break-even time; nonvolatile SRAM; power-gating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8
Type :
conf
Filename :
7092506
Link To Document :
بازگشت