DocumentCode
704041
Title
HReRAM: A hybrid reconfigurable resistive random-access memory
Author
Lastras-Montano, Miguel Angel ; Ghofrani, Amirali ; Kwang-Ting Cheng
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, Santa Barbara, CA, USA
fYear
2015
fDate
9-13 March 2015
Firstpage
1299
Lastpage
1304
Abstract
Passive crossbar arrays of memristors have been identified as excellent alternatives for future random-access memories. One limitation is their inability of selecting a memory cell without the interference caused by the sneak-path currents from other partially selected cells, as it results not only in unnecessary waste of energy but also in larger current requirements. The complementary resistive switch (CRS), consisting in two anti-serially connected memristors, is considered a potential solution to the sneak-path problem. However, the destructive read operation and reduced endurance of the CRS render it unattractive for the otherwise excellent candidate for next-generation crossbar-based non-volatile memories. In this paper we explore the feasibility and tradeoffs of configuring part of the CRS memory into a memristive mode to mitigate these limitations. The inherent locality of memory accesses for most computer programs offers an opportunity for designing a cache-like adaptive CRS-based crossbar memory with hybrid configurations of CRS and memristive modes, enabling optimization for both endurance and energy consumption. Our simulation results validate that the proposed hybrid system achieves 1.5-7x reduction in energy consumption in comparison with a memristive-only memory system and significantly improves the endurance of the CRS-based memory.
Keywords
cache storage; memristors; reconfigurable architectures; resistive RAM; HReRAM; anti-serially connected memristors; cache like adaptive CRS-based crossbar memory; complementary resistive switch; destructive read operation; energy consumption; hybrid reconfigurable resistive random access memory; memory access; next generation crossbar-based nonvolatile memory; optimization; passive crossbar array; reduced endurance; sneak path problem; Energy consumption; Memory management; Memristors; Random access memory; Resistance; Switches; Voltage measurement;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location
Grenoble
Print_ISBN
978-3-9815-3704-8
Type
conf
Filename
7092593
Link To Document