DocumentCode :
706188
Title :
An 8-bit programmable fine delay circuit with step size 65PS for an ultrawideband pulse position modulation testbed
Author :
Albert, Olaf ; Mecklenbrauker, Christoph F.
Author_Institution :
PSE PRO Radio Commun. Devices, Siemens AG Austria, Vienna, Austria
fYear :
2007
fDate :
3-7 Sept. 2007
Firstpage :
1840
Lastpage :
1843
Abstract :
This contribution discusses the design of a programmable delay shifter for an ultrawideband (UWB) pulse position modulation (PPM) testbed. PPM was selected because of its low duty cycle which translates to high power efficiency. The receiver synchronisation subsystem uses a digitally controlled delay shifter which is implemented in two parts: a coarse and a fine shifter. The resulting delay shift circuit is controlled by an 8-bit word and is designed to realise the delays with a granularity of 65.1 ps. The proposed combination of the delay step and fine delay components is a viable solution and the power consumption is comparable to a DDS solution.
Keywords :
delay circuits; optical modulation; ultra wideband technology; digitally controlled delay shifter; low duty cycle; power consumption; power efficiency; programmable delay shifter; programmable fine delay circuit; step size 65PS; synchronisation subsystem; ultrawideband pulse position modulation testbed; word length 8 bit; Delays; Europe; Mixers; Receivers; Signal processing; Synchronization; Ultra wideband technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2007 15th European
Conference_Location :
Poznan
Print_ISBN :
978-839-2134-04-6
Type :
conf
Filename :
7099125
Link To Document :
بازگشت