Title :
Design of 6T, 5T and 4T SRAM cell on various performance metrics
Author :
Singh, Wazir ; Kumar, G. Anil
Author_Institution :
IIIT-Delhi, Delhi, India
Abstract :
As the technology is shrinking, a significant amount of attention is being paid on the design of high stability Static Random Access (SRAM) cells in terms of static Noise Margin (SNM) for different levels of cache memories. This paper presents a qualitative design of 6T, 5T and 4T Static Random Memory Access cell in terms of Read cell current, Write time, Static Noise Margin (Read and Hold), Write Noise Margin in 65nm CMOS technology. Simulation results shows that the 6T SRAM cell exhibits 173% higher SNM than 4T SRAM cell which indicates that it is highly stable than 4T configuration.
Keywords :
CMOS memory circuits; SRAM chips; circuit simulation; integrated circuit design; integrated circuit noise; CMOS technology; SRAM cell design; size 65 nm; static noise margin; static random access; write noise margin; CMOS integrated circuits; Inverters; Noise; SRAM cells; Stability analysis; Transistors; CMOS Technology; SRAM cell; Static Noise Margin;
Conference_Titel :
Computing for Sustainable Global Development (INDIACom), 2015 2nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-9-3805-4415-1