DocumentCode :
707621
Title :
Run time reconfigurable modified Vedic multiplier for high speed multimedia applications
Author :
Sivanandam, K. ; Kumar, P.
Author_Institution :
Dept. of Electron. & Commun. Eng., K.S. Rangasamy Coll. of Technol., Namakkal, India
fYear :
2015
fDate :
11-13 March 2015
Firstpage :
2109
Lastpage :
2113
Abstract :
In this paper, a detector block is introduced to identify the unwanted portion of the input data to be processed in the data processing unit. Therefore data computation time is reduced in the detector based Vedic multiplier that supports full range and half range input data. The detector is developed based on Boolean function, to detect the valid ranges of two input operands during input data computation. The detector result is used to select the operand with half range input data for Vedic multiplication and it is disabled the surplus computation. So, it reduces the switching activities in the logic gates and proportionally reduces the power consumption. Including the detector unit, modified Vedic multiplier architecture is developed with less area overhead in case of both operands in full range computation. The Modified Vedic multiplier, which is used to compute 4 bit, 8 bit and 16 bit length input data are used to analysis the processing time and calculated number of active logic gates needed during multiplication. The proposed architecture reduces number of active logic gates from 43% to 76.25%. So, this proposed modified Vedic multiplier is placed in the mantissa part of the floating point number multiplication which is used to analysis real time application.
Keywords :
floating point arithmetic; logic gates; multiplying circuits; Boolean function; active logic gates; area overhead; data computation time reduction; data processing unit; detector based Vedic multiplier; detector block; floating point number multiplication; full-range input data; half-range input data; high-speed multimedia applications; input data; input data computation; input operand selection; logic gates; mantissa part; power consumption reduction; processing time analysis; real time application analysis; run-time reconfigurable modified Vedic multiplier; switching activity reduction; unwanted input data portion identification; valid range detection; Computer architecture; Detectors; Field programmable gate arrays; Logic gates; Power demand; Real-time systems; Signal processing algorithms; Karatsuba multiplication; Truncated block multiplication; detector; double precision; floating point multiplier; modified Vedic multiplier; single precision;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing for Sustainable Global Development (INDIACom), 2015 2nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-9-3805-4415-1
Type :
conf
Filename :
7100611
Link To Document :
بازگشت