DocumentCode :
707888
Title :
Automatic synthesis of combinational circuits set for the purposes of FPGA reconfiguration within the model of partial failures of logic elements
Author :
Gorodilov, Aleksey
Author_Institution :
Dept. of Software & Comput. Syst., Perm State Univ., Perm, Russia
fYear :
2015
fDate :
2-4 Feb. 2015
Firstpage :
196
Lastpage :
197
Abstract :
The article considers the problem of programmable logic device reconfiguration after a failure of logic elements. The task is relevant to areas such as space exploration and important industrial facilities management that use highly reliable fault-tolerant systems. The article considers the partial failures of logic elements in the configurable logic blocks. Partially failed element retains some functionality and can still be used. This article describes reconfiguration algorithms. Since the reconfiguration algorithms return correct scheme, one can say that algorithms for the synthesis of combinational circuits have also been developed.
Keywords :
combinational circuits; fault tolerance; integrated circuit reliability; logic design; network synthesis; FPGA reconfiguration; combinational circuit; fault tolerant system; industrial facilities management; logic element partial failures; partially failed logic element; programmable logic device reconfiguration; space exploration; Field programmable gate arrays; Prototypes; Table lookup; FPGA; LUT; fault tolerance; partial failures; reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW), 2015 IEEE NW Russia
Conference_Location :
St. Petersburg
Print_ISBN :
978-1-4799-7305-7
Type :
conf
DOI :
10.1109/EIConRusNW.2015.7102261
Filename :
7102261
Link To Document :
بازگشت