DocumentCode :
707958
Title :
Adopting multi-valued logic for reduced pin-count testing
Author :
Baohu Li ; Bei Zhang ; Agrawal, Vishwani D.
Author_Institution :
Auburn Univ., Auburn, AL, USA
fYear :
2015
fDate :
25-27 March 2015
Firstpage :
1
Lastpage :
6
Abstract :
The reduced pin-count test (RPCT) has been proposed for testing cost reduction in various scenarios like scan, test compression and multi-site test. In this paper, we propose a new RPCT technique in which several digital signals are combined into a single multi-valued logic (MVL) signal. Mixed-signal components, digital-to-analog and analogto- digital converters, are used to compress the tester channels and then to expand the test at the circuit under test. The method allows greater bandwidth efficiency than the existing SerDes alternative. However, the MVL signal can be sensitive to noise and nonlinearity errors. To ensure the reliability of test application, we provide an error control scheme. The paper gives theoretical analysis as well as experimental evidence.
Keywords :
analogue-digital conversion; circuit reliability; cost reduction; digital-analogue conversion; logic testing; multivalued logic circuits; MVL signal; RPCT technique; SerDes alternative; analog-to-digital converter; cost reduction; digital-to-analog converter; error control scheme; mixed-signal component; multisite testing; reduced pin-count testing technique; reliability; single multivalued logic signal; test compression; Decoding; Error correction; Field programmable gate arrays; Noise; Prototypes; Reliability; Testing; Digital test; multi-value logic (MVL); reduced pin-count test (RPCT); tester channel reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (LATS), 2015 16th Latin-American
Conference_Location :
Puerto Vallarta
Type :
conf
DOI :
10.1109/LATW.2015.7102497
Filename :
7102497
Link To Document :
بازگشت